sb0 changed the topic of #m-labs to: ARTIQ, Migen, MiSoC, Mixxeo & other M-Labs projects :: fka #milkymist :: Logs http://irclog.whitequark.org/m-labs
<GitHub>
[artiq] cjbe opened pull request #668: Add experiment repository to experiment PYTHONPATH (master...repo_absolute_imports) https://github.com/m-labs/artiq/pull/668
<sb0>
I'm also against that, especially as the gateware also tends to change (drtio, dma etc.)
<sb0>
it adds more friction to every such change
<sb0>
if we had one more person to take care of updating the emulator then OK, but we don't
<GitHub>
[artiq] sbourdeauducq commented on issue #668: Problems with artiq_run, and now with artiq_browser and potential misbehavior when the repository directory is not in an empty directory... are you sure relative imports are not better? https://github.com/m-labs/artiq/pull/668#issuecomment-277406700
cr1901_modern has quit [Ping timeout: 255 seconds]
<sb0>
we should write nice datasheets/manuals for the sinara hardware. I'm happy to do that.
cr1901_modern has joined #m-labs
GitHub77 has joined #m-labs
GitHub77 has left #m-labs [#m-labs]
<GitHub77>
si5324_test/master 9e11ec8 Sebastien Bourdeauducq: move gateware implementation to subfolder
<whitequark>
"rtio" means it's confined to rtio registers only. "nosig" means it avoids a particular corner case
<whitequark>
the results are kinda noisy.
<whitequark>
but what I conclude is that pulse_rate basically isn't affected by this (it hovers between .65 and .75 regardless) and pulse_rate_dds always regresses
<GitHub>
[artiq] whitequark commented on issue #667: @jordens Maybe, depending on how you define "bug". As @sbourdeauducq has mentioned elsewhere the root cause of this could be cache aliasing. Unfortunately MiSoC CPU &c cores do not currently provide any insight into their operation--there are no performance counters or anything. The most I could do is a sampling profiler ... https://github.com/m-labs/artiq/issues/667#issuecomment-277455904
<GitHub>
[artiq] whitequark commented on issue #667: @jordens Maybe, depending on how you define "bug". As @sbourdeauducq has mentioned elsewhere the root cause of this could be cache aliasing. Unfortunately MiSoC CPU &c cores do not currently provide any insight into their operation--there are no performance counters or anything. The most I could do is a sampling profiler ... https://github.com/m-labs/artiq/issues/667#issuecomment-277455904