<sb0>
whitequark, what's the status of the rtm fpga programming?
rohitksingh-demo has quit [Quit: Leaving.]
cjbe__ has quit [Read error: Connection reset by peer]
cjbe__ has joined #m-labs
futarisIRCcloud has quit [Quit: Connection closed for inactivity]
<whitequark>
let me finish the artiq_flash changes needed for that...
acathla has quit [Ping timeout: 265 seconds]
acathla has joined #m-labs
wolfspraul has joined #m-labs
<rjo>
cjbe__: good that it works. no idea about the JGS516, especially weird since at least one other "GS" works. try forcing the interface speed and MDI-X on the switch? i'll try the GS728TP in a week or so.
<sb0>
rjo, so we do 3.3 after this SPI problem is fixed?
<cr1901_modern>
rjo: So when I say "I found the problem", I was referring to after your fix. And I was wondering if you had gotten that far into debugging yesterday
<sb0>
rjo, setting OPTION_DCACHE_SET_WIDTH=10 fixes the mor1kx timing issue. but then the vivado trash fails timing in, uh, an innocuous-looking part in the middle of liteeth, with a massive routing delay
<rjo>
sb0: and the 8 previously as well as the default 9 are heuristic values or is there magic behind them?
<rjo>
sb0: why does more dcache logic make timing closure easier?