azonenberg changed the topic of #scopehal to: libscopehal, libscopeprotocols, and glscopeclient development and testing | https://github.com/azonenberg/scopehal-cmake, https://github.com/azonenberg/scopehal-apps, https://github.com/azonenberg/scopehal | Logs: https://freenode.irclog.whitequark.org/scopehal
<Degi> I kinda wonder how jlc manages to get 10% tolerance
<Degi> Do they order like random prepregs?
juli964 has quit [Quit: Nettalk6 - www.ntalk.de]
<azonenberg> Degi: no, that's probably because of metal density variations on your boards
<azonenberg> regions with no copper vs copper on all layers
<azonenberg> you can't really control for that at the fab level, if you need tighter thickness control you have to add dummy copper fill to inactive areas. Like CMP filler on ICs
<azonenberg> https://www.antikernel.net/temp/s21-match.png btw (file is named wrong, this is actually S11, but i'm too lazy to change it lol)
<azonenberg> latest simulation is much closer to reality. I think this is about as close as I will be able to get before upgrading my solver
<Degi> Neat
<Degi> Oh is CMP that stuff thats everywhere on unused IC areas
<azonenberg> To be precise, CMP is chemical-mechanical polishing, the process used to smooth out the wafer before the next layer is added, and remove excess metal after plating
<azonenberg> the filler is added to keep things flat because the polishing removes oxide and metal at slightly different rates due to varying hardness
<azonenberg> It's commonly called "CMP filler" because it aids the CMP process
Degi has quit [Ping timeout: 240 seconds]
Degi has joined #scopehal
juli964 has joined #scopehal
bvernoux has joined #scopehal
m4ssi has joined #scopehal
bvernoux has quit [Quit: Leaving]
maartenBE has quit [Ping timeout: 256 seconds]
maartenBE has joined #scopehal
bvernoux has joined #scopehal
m4ssi has quit [Remote host closed the connection]
maartenBE has quit [Ping timeout: 244 seconds]
<azonenberg> Status update... TCP stack is coming along nicely, been busy with some other stuff
<azonenberg> i have some errors in tx checksum calculation but am close to a minimum viable test platform, hopefully tonight
<azonenberg> I also just got a shipping confirmation from Multech. While the actual final-rev probe PCBs are still several weeks out, they were able to squeeze an inert FR4 dummy, routed to shape, into the schedule earlier
<azonenberg> So i'm going to use this as a test subject for some potential tweaks to the enclosure while i wait
<azonenberg> The mechanical dummy should be here Friday
<azonenberg> Also the crowdfunding campaign for the probes was approved. https://www.kickstarter.com/projects/azonenberg/akl-pt1-2-ghz-passive-oscilloscope-probe?ref=80pddj&token=ed31cda5 is my draft, any suggestions before it goes live?
<miek> i'd swap the first two photos. it makes more sense to me to have the finished product as the headline photo, and the PCB shot down with the tech data
<miek> a section with pics of the different kit options might be good too, to make it really clear what each one comes with
<azonenberg> I'm keeping the photos the way they are because i had enough trouble convincing kickstarter review staff that i had a prototype
<azonenberg> apparently VNA measurements didn't look like a prototype, i guess they wanted to see a board shot or something
<azonenberg> despite being far less useful at convincing an engineer of how mature the real product is
<miek> hah, fair enough
<azonenberg> my original top photo was a S21 plot
<azonenberg> and i only had the assembled prototype pic kinda buried in there because i didn't think it was super relevant
<azonenberg> I will be posting a photo of the final board rev mechanical mockup on friday when it comes in. Will probably go live around then
<azonenberg> miek: does the rest look sane? and do the packages/prices sound reasonable?
<miek> yeah, it all looks good to me